Array Multiplier using pMOS based 3T XOR Cell
Abstract
This paper proposes a 3T XOR gate design consisting of pMOS transistors. This new design of XOR cell has been compared with existing 3T XOR design and significant improvement in PDP (Power-Delay Product) has been obtained. As an application of proposed XOR gate, a 2×2 array multiplier has been designed which also shows promising performance than existing one. All simulations are performed on 45nm standard model on Tanner EDA tool version 13.0.
Keywords: 3T (3 transistor), XOR gate, 2×2 array multiplier and PDP (Power-Delay Product).
To list your conference here. Please contact the administrator of this platform.
Paper submission email: ISDE@iiste.org
ISSN (Paper)2222-1727 ISSN (Online)2222-2871
1Please add our address "contact@iiste.org" into your email contact list.
This journal follows ISO 9001 management standard and licensed under a Creative Commons Attribution 3.0 License.
Copyright © www.iiste.org